- Dec 08, 2016
-
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
- Dec 07, 2016
-
-
Pierre-noel Bouteville authored
-
Gregory Nutt authored
-
Gregory Nutt authored
For Cortex-A9, should also set ACTLR.FW in SMP mode to enble TLB and cache broadcasts. Does not fix SMP cache problem.
-
Gregory Nutt authored
-
Gregory Nutt authored
Allow a config to override the SDIO clock edge setting
-
- Dec 06, 2016
-
-
David Sidrane authored
-
Gregory Nutt authored
-
David Sidrane authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
Remove BOARDIOC_CAN_INITIALIZE. CAN initializaiton is now performed in board bring-up logic just like every other device driver.
-
Gregory Nutt authored
Remove BOARDIOC_CAN_INITIALIZE. CAN initialization is now done in the board initialization logic just like every other device driver.
-
Gregory Nutt authored
Upstream to greg
-
David Sidrane authored
Added missing bits definitions Used stm32F469 and stm32f446 bit definitions Removed unsed header file
-
David Sidrane authored
-
David Sidrane authored
-
Gregory Nutt authored
-
- Dec 05, 2016
-
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
-
- Dec 04, 2016
-
-
Gregory Nutt authored
-
Gregory Nutt authored
-
Gregory Nutt authored
SAMA5 does not build when executing from SDRAM before board frequencies are not constant. Rather, the bootloader configures the clocking and we must derive the clocking from the MCK left by the bootloader. This means lots more computations. This is untested on initial commit because I don't have a good PWM test setup right now.
-
Gong Darcy authored
-
Gregory Nutt authored
-
Masayuki Ishikawa authored
-